IV-IT- CB

, · ·

+\*

.

## Paper / Subject Code: 41004 / Computer Oraganization and Architecture

|                                                       | (3 Hours)                                                                                    | Total Marks: 80 |
|-------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------|
| N.B.: (1) Question No. <b>1</b> is <b>compulsory.</b> |                                                                                              |                 |
|                                                       | (2) Solve any <b>three</b> questions out of remaining <b>five.</b>                           |                 |
|                                                       | (3) Figures to <b>right</b> indicate <b>full</b> marks.                                      |                 |
|                                                       | (4) Assume suitable <b>data</b> where <b>necessary.</b>                                      |                 |
| 1.                                                    | Solve any four out of five sub questions.                                                    | [04 x 05=20]    |
|                                                       | a) Compare Computer Organization and Computer Architecture.                                  |                 |
|                                                       | b) Explain various pipeline hazards.                                                         |                 |
|                                                       | c) Differentiate between Hardwired and Micro programmed control unit.                        |                 |
|                                                       | d) Discuss various characteristics of memory.                                                |                 |
|                                                       | e) Explain following instructions of 8086 microprocessor -ADC, DAA, MOVSE                    | B, LEA, ROL     |
| 2.                                                    |                                                                                              | 10              |
|                                                       | b) Using Booth's algorithm demonstrates multiplication of $(-7)^{*}(-6)$ .                   | 10              |
| . 3.                                                  | a) Explain concept of DMA in detail.                                                         | 10              |
|                                                       | b) Describe various cache memory mapping techniques.                                         | 10              |
| 4.                                                    | a) Describe Flynn's classification in detail.                                                | 10              |
|                                                       | b) Divide 13 by 4 using restoring division algorithms.                                       | 10              |
| 5.                                                    | a) Describe Minimum modes of 8086 microprocessor in detail.                                  | 10              |
| 2.                                                    | b) Express (-10.100) <sub>10</sub> in IEEE 754 single & double precision standard of floatin | g               |
|                                                       | point number representation.                                                                 | 10              |
| б                                                     | Write short notes on: (any four)                                                             | [04 x 05=20]    |
|                                                       | a) Segmentation concept of 8086 microprocessor.                                              | -               |
|                                                       | b) Cache coherency                                                                           |                 |
|                                                       | c) Von Neumann architecture                                                                  |                 |
|                                                       | d) Programmed I/O                                                                            |                 |
|                                                       |                                                                                              |                 |

e) Six stage instruction pipeline

## 32D6CAE73823A2A9FE2C2E7C15BB4769

55466